Upload Button Icon Add office photos
filter salaries All Filters

13 GreenWave Radios Jobs

Tech Lead Design Verification SOC

11-19 years

Bangalore / Bengaluru

1 vacancy

Tech Lead Design Verification SOC

GreenWave Radios

posted 3+ weeks ago

Job Role Insights

Job Description

InnoPhase Inc., DBA GreenWave Radios , is at the forefront of innovation in Open RAN digital radios. Our cutting-edge solutions, powered by the Hermes64 RF SoC, are designed to enhance network energy efficiency while dramatically reducing operational expenses, with purpose-built silicon that is the heart of ORAN-based active antenna arrays.
Headquartered in San Diego, California, GreenWave Radios has established itself as a pioneer in delivering power-efficient digital-to-RF solutions. The company is supported by a talented team of over 100 engineers spread across four global RD facilities. With an extensive portfolio of more than 120 global patents, GreenWave Radios continues to push the boundaries of radio technology and innovation.
To learn more about GreenWave Radios and hear what our employees have to say, visit the GreenWave certification profile at GreatPlacetoWork.com or explore our Home - GreenWave Radios website.
InnoPhase Inc., DBA GreenWave Radios and Synergic Emergence have a co-employment relationship. For over three years, GreenWave Radios has partnered with Synergic Emergence, a professional employment organization provider, to offer our employees the best benefits and services. This arrangement means that Synergic Emergence provides employee pay checks and benefits, and GreenWave Radios will provide employment, evaluation, and advancement. By outsourcing some HR functions, GreenWave Radios can focus on what we do best - developing and implementing highly innovative SOC cellular radio integrated circuit products.
Job Description
InnoPhase Inc., DBA GreenWave Radios Bangalore is looking for a Tech Lead - Design Verification to join our fast-paced and motivated team to drive excellence in our 5G products. This role is an excellent opportunity for someone that enjoys driving the critical path and making a significant impact in launching products into the market and winning!
Key Responsibilities
You will be with team member as individual contributor and guide multi-core CPU and peripheral IP subsystem verification at block and SOC level
Integrate 3rd party VIPs and develop testbench environment to perform verification of the design at IP/ Subsystem and SoC Level using SystemVerilog and UVM
Construct SoC level testbench re-using verification components developed at the IP/ Subsystem level. Test bench architecture for random/directed testing, stimulus generation, and integration of custom and off the shelf VIP/UVCs.
Develop and execute verification plans based on design specifications and collaboration with architects and designers.
Construct HW/SW Co-Verification environment - test-benches, use-cases, APIs, sequences. Execute and Debug use-cases.
Be part of a dynamic and functionally diverse team with opportunities for gaining exposure to modelling (TLM), HW emulation/acceleration, and SW driven verification.
Debug test cases and report verification result to achieve expected code/functional coverage metrics. Utilize constrained random verification, functional coverage, code coverage and assertions to achieve goals.
Assist in emulation, FPGA, prototyping efforts.
Implement and maintain automated verification flows in languages such as Python, Perl/ Shell scripts.
Job Requirements
Masters and/or Bachelor s degree in engineering (or equivalent) in EC/ EE/ CS.
10 or more years of experience in multi-core CPU peripheral IP(I2C, QSPI/OSPI, UART) design verification from test plan development to test case execution.
Hands-on experiences using Cadence AMBA BFM and VIP with DV sequences and bare-metal C code.
Experiences in Cadence vManager for DV metrics extraction and regression Expertise in developing testbench environment and verification components (Monitor, Scoreboard, Driver, Agent etc) from the scratch.
Proficient in SystemVerilog, Verilog/VHDL, UVM and C; and scripting languages like Python, Perl and Tcl/Shell.
Experience in developing IP/ Subsystem/ chip-level SystemVerilog and UVM based test bench environments, writing SystemVerilog Assertions (SVAs), with embedded software design and testing.
Strong knowledge about multiple testbench architectures, industry-standard interfaces/ protocols (AXI, AHB, APB, , PCIe, PIPE interface, Serdes, UART, SPI, I2C, QSPI, DMA etc).
Experience in Cadence Design Tools/ Environments and exposure to Cadence VIPs/ UVCs is plus.
Track record of successfully executing block or chip-level verification plans.
Excellent communication and presentation skills, energetic and self-motivated.
Work effectively with an off-site/ offshore design and verification teams across locations.
Benefits
Competitive salary and stock options.
Learning and development opportunities.
Employer paid health Insurance.
Earned, Casual, Sick parental leaves.

Employment Type: Full Time, Permanent

Read full job description

Compare GreenWave Radios with

TCS

3.6
Compare

Accenture

3.7
Compare

Wipro

3.7
Compare

Cognizant

3.7
Compare

Capgemini

3.7
Compare

HDFC Bank

3.9
Compare

Infosys

3.6
Compare

ICICI Bank

4.0
Compare

HCLTech

3.5
Compare

Tech Mahindra

3.5
Compare

Genpact

3.7
Compare

Teleperformance

3.9
Compare

Concentrix Corporation

3.7
Compare

Axis Bank

3.7
Compare

Amazon

4.0
Compare

Jio

4.1
Compare

iEnergizer

4.7
Compare

Reliance Retail

3.9
Compare

IBM

3.9
Compare

LTIMindtree

3.7
Compare

Similar Jobs for you

Technical Lead at GreenWaveRadios

Bangalore / Bengaluru

11-18 Yrs

Not Disclosed

Technical Lead at GreenWaveRadios

Bangalore / Bengaluru

10-18 Yrs

Not Disclosed

Senior Design Engineer at GreenWaveRadios

Bangalore / Bengaluru

10-18 Yrs

Not Disclosed

Senior Design Engineer at GreenWaveRadios

Bangalore / Bengaluru

9-18 Yrs

Not Disclosed

Senior Design Engineer at GreenWaveRadios

Bangalore / Bengaluru

5-10 Yrs

Not Disclosed

Verification Lead at InnoPhase IoT, Inc.

Bangalore / Bengaluru

10-12 Yrs

Not Disclosed

Design & Verification Engineer at MIPS

Pune, Bangalore / Bengaluru

8-12 Yrs

Not Disclosed

Staff Verification Engineer at ARM Embedded Technologies Pvt Ltd

Bangalore / Bengaluru

8-13 Yrs

Not Disclosed

Design & Verification Engineer at Qualcomm india pvt ltd.

Bangalore / Bengaluru

5-10 Yrs

Not Disclosed

Verification Engineer at Renesas Electronics India Pvt. Ltd.

Hyderabad / Secunderabad

10-15 Yrs

Not Disclosed

Tech Lead Design Verification SOC

11-19 Yrs

Bangalore / Bengaluru

Python, Embedded Software, SOC +5 more

3+ weeks ago·via naukri.com

Senior Engineer Design Verification

5-10 Yrs

Bangalore / Bengaluru

Python, C++, SOC +5 more

3+ weeks ago·via naukri.com

Tech Lead SQA Automation

11-18 Yrs

Bangalore / Bengaluru

Python, Coding, C++ +6 more

3+ weeks ago·via naukri.com

Senior Engineer Design Verification SOC

10-18 Yrs

Bangalore / Bengaluru

Python, MATLAB, SOC +5 more

3+ weeks ago·via naukri.com

Tech Lead Design Verification Wireless DSP

10-18 Yrs

Bangalore / Bengaluru

Python, MATLAB, SOC +5 more

3+ weeks ago·via naukri.com

Tech Lead Firmware 5G

12-17 Yrs

Bangalore / Bengaluru

Manual Testing, Python, C++ +7 more

3+ weeks ago·via naukri.com

Tech Lead Embedded 5G ORAN Software

5-10 Yrs

Bangalore / Bengaluru

Manual Testing, Python, C++ +7 more

3+ weeks ago·via naukri.com

Tech Lead Firmware

10-15 Yrs

Bangalore / Bengaluru

Python, Coding, C++ +6 more

3+ weeks ago·via naukri.com

Tech Lead Embedded Linux & FPGA

10-15 Yrs

Bangalore / Bengaluru

Manual Testing, Python, C++ +6 more

3+ weeks ago·via naukri.com

Senior Engineer, Design Verification

9-18 Yrs

Bangalore / Bengaluru

Python, Embedded Software, SOC +5 more

3+ weeks ago·via naukri.com
write
Share an Interview